Answered step by step
Verified Expert Solution
Link Copied!

Question

1 Approved Answer

1 112/12] 2.3> You are designing a write buffer between a write-through Li cache and a write-back L2 cache. The L2 cache write data bus

image text in transcribed
1 112/12] 2.3> You are designing a write buffer between a write-through Li cache and a write-back L2 cache. The L2 cache write data bus is 16 B wide and can per- form a write to an independent cache address every four processor cycles. a. [12] How many bytes wide should each write buffer entry be? b. (15) 2.3> What speedup could be expected in the steady state by using a merging write buffer instead of a nonmerging buffer when zeroing memory by the execution of 64-bit stores if all other instructions could be issued in parallel with the stores and the blocks are present in the L2 cache? c. 115] What would the effect of possible Ll misses be on the number of required write buffer entries for systems with blocking and nonblocking caches

Step by Step Solution

There are 3 Steps involved in it

Step: 1

blur-text-image

Get Instant Access to Expert-Tailored Solutions

See step-by-step solutions with expert insights and AI powered tools for academic success

Step: 2

blur-text-image

Step: 3

blur-text-image

Ace Your Homework with AI

Get the answers you need in no time with our AI-driven, step-by-step assistance

Get Started

Recommended Textbook for

Database Concepts International Edition

Authors: David M. Kroenke

6th Edition International Edition

0133098222, 978-0133098228

More Books

Students also viewed these Databases questions

Question

15-5 How will MIS help my career?

Answered: 1 week ago