Answered step by step
Verified Expert Solution
Question
1 Approved Answer
Consider the small logic network shown below. There are 3 primary inputs ( PIs ) labeled: A , B , C . There is 1
Consider the small logic network shown below. There are primary inputs PIs labeled: A B C There is primary output PO: Z There are logic gates. There are internal wires that represent gate outputsinputs labeled: w w and w The gate delay cell arc for each inverter is The gate delay for each NAND is Ignore delay for the wires. This logic operates on a clock with a Cycle Time
Do the following:
Build the Delay Graph for this logic network, including one source SRC and one sink SNK node, and appropriate edges representing all the delays.
Walking this graph from SRC to SNK calculate the Arrival Time AT for each node in this graph. Just use your eyes to determine the necessary longest paths.
Walking this graph from SNK to SRC calculate the Required Arrival Time RAT for each node in this graph. Again, just use your eyes to determine the necessary longest paths.
Using these computed ATs and RATs, compute the Slack value for each node in this graph.
Which of the following are correct statements of the results of this Static Timing Analysis:
points
After the static timing analysis, node SRC is labeled with AT RAT Slack
The delay graph has edges in total.
After the static timing analysis, node C is labeled with AT RAT Slack
Step by Step Solution
There are 3 Steps involved in it
Step: 1
Get Instant Access to Expert-Tailored Solutions
See step-by-step solutions with expert insights and AI powered tools for academic success
Step: 2
Step: 3
Ace Your Homework with AI
Get the answers you need in no time with our AI-driven, step-by-step assistance
Get Started